Cadence Jobs in Central London

2 of 2 Cadence Jobs in Central London

Application Specific Integrated Circuit Design Engineer

City of London, London, United Kingdom
IC Resources
experience with RTL design (IP or SoC level). Proficiency in performance optimisation, including power, area, and frequency trade-offs. Hands-on experience with ASIC design tools (e.g., Synopsys, Cadence, etc.). Desirable Experience Understanding of verification methodologies such as UVM or formal verification. Exposure to GPU, CPU, DSP, or FPU architecture and debug/test strategies. Experience with More ❯
Posted:

Senior Physical Layout Engineer

City of London, London, United Kingdom
Flux Computing
micro‐bump/flip‐chip escape routing so 100 + channels meet skew and return‐loss targets. Perform parasitic extraction and EM/IR, thermal and electro‐migration analysis (Cadence Quantus/Calibre xRC, Voltus, EMX/HFSS), iterate with circuit designers to close speed, noise and phase‐noise margins. Optimise critical paths for minimal capacitance and series inductance … production CMOS technologies, with multiple tape‐outs that include > 10 GHz analog front‐ends or 56 ‐ 112 Gb/s SerDes/CDR/PLL blocks. Expert user of Cadence Virtuoso custom layout tools plus sign‐off flows (PVS/Calibre DRC‐LVS, Quantus/StarRC, Voltus/RedHawk). Deep understanding of parasitic‐aware matching, device symmetry, shielding More ❯
Posted: