SystemVerilog Jobs in East London

4 of 4 SystemVerilog Jobs in East London

Senior / Staff Digital Design Engineer

South East London, England, United Kingdom
Flux Computing
ASIC. Model algorithms and validate concepts in MATLAB/Simulink (or equivalent), ensuring functional equivalence through to gate‐level sign‐off. Own RTL development (SystemVerilog/Verilog/VHDL) including synthesis, static‐timing closure, formal and constrained‐random verification. Analyse power, performance and area (PPA); implement innovative techniques to achieve More ❯
Posted:

Silicon Design Engineer

South East London, England, United Kingdom
Berkeley Square - Talent Specialists in IT & Engineering
problem-solving abilities. Preferred Skills: Experience with verification methodologies (UVM, assertions, formal verification). Knowledge of CPU/GPU/DSP architectures. Proficiency in SystemVerilog, C, Python, or scripting languages. More ❯
Posted:

Application Specific Integrated Circuit Design Engineer

South East London, England, United Kingdom
IC Resources
Solid understanding of digital design principles, including pipelining, clock domain crossing, and low-power design techniques, high performance design techs. Proficient in Verilog/SystemVerilog/VHDL. Familiar with ASIC design flow and tools. Experience with GPU design or computer graphics architecture. Familiarity with high-speed interfaces and memory subsystems. More ❯
Posted:

Digital Design Engineer - Verification

South East London, England, United Kingdom
Flux Computing
will ensure first‐silicon success and robust, production‐worthy silicon that scales to data‐centre volumes. Responsibilities Architect, implement and maintain comprehensive verification environments (SystemVerilog + UVM, assertion‐based and formal) for datapath, control, memory and high‐speed I/O blocks in our OTPU. Define verification plans that target … forefront of silicon quality. Skills & Experience 7 + years in digital ASIC/SoC design & verification, with at least two tape‐outs. Mastery of SystemVerilog/UVM, functional coverage, constraint‐random stimulus and scoreboards. Deep understanding of clock‐domain crossing, reset and power‐domain management, DFT/scan and low More ❯
Posted: